OpenCores
URL https://opencores.org/ocsvn/t6507lp/t6507lp/trunk

Subversion Repositories t6507lp

[/] - Rev 125

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
125 All files are linked to each other. RTL is still not linked through hdl_path() creep 5620d 05h /
124 All signals are mapped on the BFM and MON using the SIG_MAP. creep 5620d 07h /
123 Added all the eRM files. creep 5620d 07h /
122 Adding alu_mon.e creep 5620d 08h /
121 Adding formal verification folder. creep 5620d 08h /
120 Added some extra commentaries. creep 5621d 08h /
119 removing old file. creep 5621d 11h /
118 The top level name was in uppercase. The correct is lowercase. creep 5621d 12h /
117 Fixed the top level and connected the entire project. creep 5621d 12h /
116 Changed the module instantiation into the dot form. creep 5621d 13h /
115 Renamed the signal control. It is mem_rw now. creep 5621d 13h /
114 Created a global timescale file for the project. Added to the top module. creep 5621d 13h /
113 Timescale was unified. gabrieloshiro 5621d 13h /
112 Created a global timescale file for the project. creep 5621d 13h /
111 Performed some linting after coding was finished. creep 5622d 05h /
110 All addressing modes and special instructions have been coded and simulated. The file still requires coments, linting and some coverage. creep 5622d 06h /
109 PLA and PLP are coded and simulated. creep 5622d 09h /
108 PHA and PHP are coded and simulated. creep 5622d 09h /
107 The RTS instruction is working fine. Coded and simulated. creep 5622d 10h /
106 First stable version. Things seems to be working. Simulation is currently at 20%. gabrieloshiro 5622d 10h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.