OpenCores
URL https://opencores.org/ocsvn/t6507lp/t6507lp/trunk

Subversion Repositories t6507lp

[/] - Rev 126

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
126 Added a wrapper for the ALU. This file creates the clock for Specman. creep 6087d 16h /
125 All files are linked to each other. RTL is still not linked through hdl_path() creep 6088d 08h /
124 All signals are mapped on the BFM and MON using the SIG_MAP. creep 6088d 11h /
123 Added all the eRM files. creep 6088d 11h /
122 Adding alu_mon.e creep 6088d 12h /
121 Adding formal verification folder. creep 6088d 12h /
120 Added some extra commentaries. creep 6089d 12h /
119 removing old file. creep 6089d 14h /
118 The top level name was in uppercase. The correct is lowercase. creep 6089d 16h /
117 Fixed the top level and connected the entire project. creep 6089d 16h /
116 Changed the module instantiation into the dot form. creep 6089d 16h /
115 Renamed the signal control. It is mem_rw now. creep 6089d 16h /
114 Created a global timescale file for the project. Added to the top module. creep 6089d 17h /
113 Timescale was unified. gabrieloshiro 6089d 17h /
112 Created a global timescale file for the project. creep 6089d 17h /
111 Performed some linting after coding was finished. creep 6090d 08h /
110 All addressing modes and special instructions have been coded and simulated. The file still requires coments, linting and some coverage. creep 6090d 09h /
109 PLA and PLP are coded and simulated. creep 6090d 12h /
108 PHA and PHP are coded and simulated. creep 6090d 13h /
107 The RTS instruction is working fine. Coded and simulated. creep 6090d 14h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.