OpenCores
URL https://opencores.org/ocsvn/t6507lp/t6507lp/trunk

Subversion Repositories t6507lp

[/] - Rev 132

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
132 Added a .e file containing the opcodes. Other files modified as well. Chebeing written. creep 5777d 22h /
131 Added a checker for i/o comparison. creep 5780d 18h /
130 Added alu_input.e to the repository. creep 5780d 21h /
129 RTL and e files are truly linked now. Some very early coverage is done. creep 5780d 21h /
128 $write and $finish primitives were removed from synthesizable blocks. Latches were removed. Top level were fixed (rw_mem and mem_rw should have the same name). All blocks were synthesized. gabrieloshiro 5781d 01h /
127 Testbench created. Simulation is almost done! Everything seems to be working fine. gabrieloshiro 5781d 02h /
126 Added a wrapper for the ALU. This file creates the clock for Specman. creep 5781d 02h /
125 All files are linked to each other. RTL is still not linked through hdl_path() creep 5781d 18h /
124 All signals are mapped on the BFM and MON using the SIG_MAP. creep 5781d 20h /
123 Added all the eRM files. creep 5781d 21h /
122 Adding alu_mon.e creep 5781d 21h /
121 Adding formal verification folder. creep 5781d 21h /
120 Added some extra commentaries. creep 5782d 21h /
119 removing old file. creep 5783d 00h /
118 The top level name was in uppercase. The correct is lowercase. creep 5783d 01h /
117 Fixed the top level and connected the entire project. creep 5783d 01h /
116 Changed the module instantiation into the dot form. creep 5783d 02h /
115 Renamed the signal control. It is mem_rw now. creep 5783d 02h /
114 Created a global timescale file for the project. Added to the top module. creep 5783d 02h /
113 Timescale was unified. gabrieloshiro 5783d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.