OpenCores
URL https://opencores.org/ocsvn/tinycpu/tinycpu/trunk

Subversion Repositories tinycpu

[/] - Rev 16

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
16 Renamed incdec to carryover (see design for why).
carryover should be done, though may change the "straight through on disable" behavior to instead leaving it floating depending on how things go later with coding.
earlz 4462d 13h /
15 Added README, LICENSE, and the (so far not created) incdec component earlz 4464d 10h /
14 Added ALU with all the operations we'll need. Synthesizes as well trivially earlz 4464d 18h /
13 Forgot about the new library I added earlz 4464d 21h /
12 registerfile has ports for every register now
makefile now uses GHW file format for gtkwave instead of VCD
earlz 4464d 22h /
11 Finally, it synthesizes to BRAM.. Possibly need to fix how the DataOut syncs with WriteEnable and Address though if I plan to both read and write on the same clock edge earlz 4468d 11h /
10 Just committing so I can keep this original that passes simulation, but still synthesizes to LUTs earlz 4468d 12h /
9 Trying to add a byte-enable to the RAM. Used Xilinx's template for it, but ghdl won't pass the testbench earlz 4468d 19h /
8 Added blockram for inferring actual block RAM.
Now we need a memory controller, not a crappy memory emulation thing
earlz 4469d 19h /
7 Changed memory to fix bound check error
Decreased size of RAM since 4096 bytes of RAM would require an FPGA with more than 32K flip-flops (mine has ~4000)
earlz 4469d 20h /
6 Reworked memory code to hopefully synthesize better earlz 4470d 00h /
5 Modified registerfile to be dual-port for both read and write earlz 4470d 12h /
4 Added internal memory interface
Updated design
earlz 4470d 20h /
3 Updated registerfile to have 2 read ports
Added super rough design document mainly just for brainstorming
earlz 4471d 12h /
2 Initial commit earlz 4471d 13h /
1 The project and the structure was created root 4471d 15h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.