OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 61

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
61 WB_B3_RAM_BE updates, bte port map + define dependency unneback 4719d 05h /
60 added wb b3 byte enable memory, added test in makefile through icarus, typo in latch fixed unneback 4721d 00h /
59 added WB RAM B3 with byte enable unneback 4722d 00h /
58 corrected EXT unit, rewrite of FF1, FL1 unneback 4738d 07h /
57 corrected EXT unit, rewrite of FF1, FL1 unneback 4738d 07h /
56 WB B4 RAM we fix unneback 4751d 00h /
55 added WB_B4RAM with byte enable unneback 4753d 06h /
54 added WB_B4RAM with byte enable unneback 4753d 06h /
53 added WB_B4RAM with byte enable unneback 4753d 06h /
52 added WB_B4RAM with byte enable unneback 4753d 06h /
51 added WB_B4RAM with byte enable unneback 4753d 07h /
50 added WB_B4RAM with byte enable unneback 4753d 07h /
49 added WB_B4RAM with byte enable unneback 4753d 07h /
48 wb updated unneback 4760d 01h /
47 added help program for LFSR counters unneback 4855d 04h /
46 updated parity unneback 4856d 05h /
45 updated timing in io models unneback 4858d 00h /
44 added target independet IO functionns unneback 4860d 23h /
43 added logic for parity generation and check unneback 4865d 03h /
42 updated mux_andor unneback 4869d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.