OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 26

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
26 compiles OK, not simulated unneback 5262d 17h /
25 unneback 5262d 20h /
24 Updated the memory controller according to recent update of Versatile_counter. Modified the rtl Makefile and added an excel file with counter definitions. mikaeljf 5263d 07h /
23 Removed redundant code. mikaeljf 5271d 00h /
22 Updated the Altera timing constraints file, also minor updates of defines file and Makefile. mikaeljf 5272d 20h /
21 Updated the Altera timing constraints file (.sdc). mikaeljf 5276d 23h /
20 Minor update of sdc-file. mikaeljf 5279d 01h /
19 Added do-file for Modelsim waveform viewer. mikaeljf 5285d 05h /
18 Updated the rtl/verilog Makefile and the bench Makefile. mikaeljf 5286d 02h /
17 Modified rtl Makefile and tb_defines.v mikaeljf 5289d 01h /
16 Added fizzim.pl mikaeljf 5289d 02h /
15 Added module 'dcm_pll.v' with Xilinx DCM and Altera altpll, also added module 'ddr_ff.v' with Xilinx IDDR/ODDR and Altera altddio_in/altddio_out. Added simple simulation script for Xilinx and Altera. Added simple synthesis script and SDC timing constraints for Altera. mikaeljf 5290d 02h /
14 Added external feedback of DDR SDRAM clock. mikaeljf 5380d 04h /
13 Modified DDR FSM for read and write, added counters for burst length, read/write latency, write recovery time etc. Added DCM with external feedback. mikaeljf 5380d 07h /
12 Minor update of whishbone FSMs in TB mikaeljf 5390d 08h /
11 Initial version with support for DDR mikaeljf 5390d 19h /
10 unneback 5418d 03h /
9 testbench unneback 5418d 04h /
8 unneback 5514d 00h /
7 unneback 5514d 00h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.