OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 35

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
35 work for limited test case unneback 5240d 04h /
34 added unneback 5240d 04h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5240d 07h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5243d 11h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5245d 04h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5245d 04h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5249d 04h /
28 Fixed typos and updated the rtl Makefile and Altera-Modelsim script. Modified the counter-excel file and added missing module 'dff_sr.v'. mikaeljf 5249d 06h /
27 unneback 5252d 21h /
26 compiles OK, not simulated unneback 5254d 20h /
25 unneback 5254d 23h /
24 Updated the memory controller according to recent update of Versatile_counter. Modified the rtl Makefile and added an excel file with counter definitions. mikaeljf 5255d 10h /
23 Removed redundant code. mikaeljf 5263d 03h /
22 Updated the Altera timing constraints file, also minor updates of defines file and Makefile. mikaeljf 5264d 23h /
21 Updated the Altera timing constraints file (.sdc). mikaeljf 5269d 02h /
20 Minor update of sdc-file. mikaeljf 5271d 03h /
19 Added do-file for Modelsim waveform viewer. mikaeljf 5277d 08h /
18 Updated the rtl/verilog Makefile and the bench Makefile. mikaeljf 5278d 05h /
17 Modified rtl Makefile and tb_defines.v mikaeljf 5281d 04h /
16 Added fizzim.pl mikaeljf 5281d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.