OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 44

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
44 registered row comparison unneback 5365d 05h /
43 unneback 5365d 11h /
42 added pipeline stage for egress FIFO readot unneback 5365d 19h /
41 Added two alternate data capture functions. mikaeljf 5366d 02h /
40 updated fifo interfaces with re/rd and we/wr unneback 5366d 09h /
39 updated FIFO and SDR 16 unneback 5366d 21h /
38 casex in rw state to save logic unneback 5369d 04h /
37 unneback 5369d 19h /
36 unneback 5369d 19h /
35 work for limited test case unneback 5370d 03h /
34 added unneback 5370d 03h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5370d 05h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5373d 09h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5375d 02h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5375d 02h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5379d 02h /
28 Fixed typos and updated the rtl Makefile and Altera-Modelsim script. Modified the counter-excel file and added missing module 'dff_sr.v'. mikaeljf 5379d 04h /
27 unneback 5382d 20h /
26 compiles OK, not simulated unneback 5384d 19h /
25 unneback 5384d 22h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.