OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 47

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
47 support for registered outputs on ras, cas and we unneback 5287d 21h /
46 cosmetic updates unneback 5287d 22h /
45 added unneback 5288d 00h /
44 registered row comparison unneback 5290d 00h /
43 unneback 5290d 06h /
42 added pipeline stage for egress FIFO readot unneback 5290d 13h /
41 Added two alternate data capture functions. mikaeljf 5290d 21h /
40 updated fifo interfaces with re/rd and we/wr unneback 5291d 04h /
39 updated FIFO and SDR 16 unneback 5291d 16h /
38 casex in rw state to save logic unneback 5293d 23h /
37 unneback 5294d 14h /
36 unneback 5294d 14h /
35 work for limited test case unneback 5294d 21h /
34 added unneback 5294d 22h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5295d 00h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5298d 04h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5299d 21h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5299d 21h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5303d 21h /
28 Fixed typos and updated the rtl Makefile and Altera-Modelsim script. Modified the counter-excel file and added missing module 'dff_sr.v'. mikaeljf 5303d 23h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.