OpenCores
URL https://opencores.org/ocsvn/xgate/xgate/trunk

Subversion Repositories xgate

[/] - Rev 79

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
79 Added IRQ bypass registers and Test bench appendix rehayes 5131d 03h /
78 Added IRQ bypass registers and Test bench appendix rehayes 5131d 03h /
77 Documentation update rehayes 5131d 03h /
76 Updated xgate_risc.v for xlink synthesis warnings. rehayes 5154d 04h /
75 Fixed xlink synthesis warnings noted by Nachiket Jugade, missing else statment for chid_sm_ns line 393, mising default on shifter lines 2382 rehayes 5154d 05h /
74 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5159d 05h /
73 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5159d 05h /
72 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5159d 06h /
71 Added irq bypass registers to rtl, testbench and doc. rehayes 5160d 08h /
70 Updated with interrupt bypass controll registers. rehayes 5160d 08h /
69 New test to verify irq interrupt priority encoder. rehayes 5160d 08h /
68 Added new test for interrupt priority and updated WISHBONE slave module with semaphore register. rehayes 5160d 09h /
67 Added irq bypass function and controll registers. Made lowest interrupt index highest priority. rehayes 5160d 09h /
66 Fix testbench and RISC core related to debug mode and wait states. rehayes 5180d 05h /
65 Parameterize delays based on number of RAM wait states. rehayes 5180d 05h /
64 Fixed more bugs related to wait states and debug mode. rehayes 5180d 05h /
63 Remove historical output ports that are no longer used. rehayes 5190d 04h /
62 Cleanup implicit wire declarations. rehayes 5190d 04h /
61 Update to RISC block to fix DEBUG mode, testbench update rehayes 5197d 04h /
60 Add ability at insert wait states on RAM access rehayes 5197d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.