OpenCores
URL https://opencores.org/ocsvn/xulalx25soc/xulalx25soc/trunk

Subversion Repositories xulalx25soc

[/] - Rev 49

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 Added some documentation to make the read and write calls easier to understand. dgisselq 2998d 16h /
48 Cleaned up the documentation a touch. It no longer reads like the bugs I used
to debug are still being debugged ...
dgisselq 3000d 18h /
47 Fixes the "NAN" clocks/second output, as well as making input timing come closer
to a realistic timing. (I actually don't know what timing the JTAG port is
providing, but ... the new timer is closer.)
dgisselq 3000d 18h /
46 This is a bug fix release--fixing the bug that kept dumpsdram.cpp/wbsdram.v
from working when long pipelined reads were interrupted by the necessity of
a pair of refresh cycles.
dgisselq 3000d 18h /
45 Minor cosmetic change, eliminates a warning in Xilinx's XISE but offers no
functional difference.
dgisselq 3004d 13h /
44 NELM parameter adjusted to reflect the maximum number of lines the compressed
scope can handle: 31, not 32.
dgisselq 3004d 13h /
43 Commentary changes only, no substance. dgisselq 3004d 13h /
42 Minor changes. dgisselq 3004d 13h /
41 Bug fix. This was preventing dumpsdram from accurately reading back what
had been written to the RAM earlier.
dgisselq 3004d 13h /
40 This adds to dumpsdram the capability to run over a port, such as with
busmaster_tb.
dgisselq 3006d 00h /
39 An attempt at a bugfix. We'll see if this works any better downstream. dgisselq 3007d 20h /
38 Updated to remove the build dependence upon ZipCPU. dgisselq 3007d 23h /
37 These fixes were necessary to get the SDRAM into a working simulation
capability. It is finally what it was supposed to be: cycle accurate. Sadly,
to do this, I did need to make a subtle change to rtl/wbsdram.v. (I was having
a problem with external input clocking in Verilator. This fixes it--but its
a Verilator only change--to rtl/wbsdram.v that is.)
dgisselq 3008d 18h /
36 A linker script, appropriate to the XuLA25-LX25 SoC. dgisselq 3008d 19h /
35 Updates the memory testing program to work successfully with the Gnu build
tools--particularly the GNU C-preprocessor from GCC and the GNU assembler from
Binutils.
dgisselq 3008d 19h /
34 Bug fix: This sets as a positive voltage bias (not negative) the maximum
value of 0x07fff, where as the negative maximum value of 0x08000 properly
(now) reflects nearly ground--as one would desire. (Last time around I had
these backwards.)
dgisselq 3012d 14h /
33 Oops -- the audio was wired audio first then the interrupt controller, not
the other way around. This adjusts regdefs to match what's on the chip.
dgisselq 3012d 16h /
32 Just noticed that the timer was fixed on this. This change adjusts the
timer to support audio at a user selectable rate.
dgisselq 3012d 16h /
31 A bug fix, although one that rearranges the bus. The first four I/O locations
have been adjusted. The new locations are reflected in wishbone.html. In
addition, the PWM and UART devices no longer create bus errors when accessed.
Finally, this version uses a `define XULA25 to determine whether or not to build
for the XuLA2-LX9 or the XuLA2-LX25. If defined, it will build for the
XuLA2-LX25. If not, for the XuLA2-LX9. The ideal location for this define
would be to place it into your Xilinx configuration, should you wish to build
for the LX25.
dgisselq 3012d 16h /
30 Bug fixes. In particular, this fixes a segmentation violation. dgisselq 3012d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.