OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] [oc8051_sfr.v] - Rev 186

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 root 5680d 16h /8051/trunk/rtl/verilog/oc8051_sfr.v
185 root 5736d 17h /8051/trunk/rtl/verilog/oc8051_sfr.v
179 add /* synopsys xx_case */ to case statments. simont 7815d 10h /8051/trunk/rtl/verilog/oc8051_sfr.v
145 fix bug in case of sequence of inc dptr instrucitons. simont 7870d 18h /8051/trunk/rtl/verilog/oc8051_sfr.v
139 add aditional alu destination to solve critical path. simont 7872d 15h /8051/trunk/rtl/verilog/oc8051_sfr.v
134 fix bug in case execution of two data dependent instructions. simont 7878d 20h /8051/trunk/rtl/verilog/oc8051_sfr.v
132 change branch instruction execution (reduse needed clock periods). simont 7882d 14h /8051/trunk/rtl/verilog/oc8051_sfr.v
120 defines for pherypherals added simont 7897d 18h /8051/trunk/rtl/verilog/oc8051_sfr.v
118 change wr_sft to 2 bit wire. simont 7898d 15h /8051/trunk/rtl/verilog/oc8051_sfr.v
117 Register oc8051_sfr dato output, add signal wait_data. simont 7898d 15h /8051/trunk/rtl/verilog/oc8051_sfr.v
116 change sfr's interface. simont 7900d 16h /8051/trunk/rtl/verilog/oc8051_sfr.v
115 change uart to meet timing. simont 7900d 18h /8051/trunk/rtl/verilog/oc8051_sfr.v
113 signal prsc_ow added. simont 7903d 20h /8051/trunk/rtl/verilog/oc8051_sfr.v
90 change module name. simont 7910d 13h /8051/trunk/rtl/verilog/oc8051_sfr.v
87 add include oc8051_defines.v simont 7976d 17h /8051/trunk/rtl/verilog/oc8051_sfr.v
82 replace some modules simont 7984d 17h /8051/trunk/rtl/verilog/oc8051_sfr.v
75 initial import simont 8053d 14h /8051/trunk/rtl/verilog/oc8051_sfr.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.