OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] [aemb/] [trunk/] [sim/] [verilog/] [edk32.v] - Rev 208

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
191 New directory structure. root 5725d 01h /aemb/trunk/sim/verilog/edk32.v
163 updated to new iversim compatibility sybreon 6008d 06h /aemb/trunk/sim/verilog/edk32.v
95 Abstracted simulation kernel (aeMB_sim) to split simulation models from synthesis models. sybreon 6166d 23h /aemb/trunk/sim/verilog/edk32.v
79 Modified for AEMB2 sybreon 6179d 19h /aemb/trunk/sim/verilog/edk32.v
73 Moved simulation kernel into code. sybreon 6190d 02h /aemb/trunk/sim/verilog/edk32.v
69 Removed unnecessary byte acrobatics with VMEM data. sybreon 6200d 01h /aemb/trunk/sim/verilog/edk32.v
67 Minor simulation fixes. sybreon 6202d 00h /aemb/trunk/sim/verilog/edk32.v
59 Added posedge/negedge bus interface.
Modified interrupt test system.
sybreon 6205d 21h /aemb/trunk/sim/verilog/edk32.v
58 Updated simulation to also check BRI 0x00 instruction. sybreon 6206d 20h /aemb/trunk/sim/verilog/edk32.v
53 Added GET/PUT support through a FSL bus. sybreon 6210d 23h /aemb/trunk/sim/verilog/edk32.v
50 Parameterised optional components. sybreon 6212d 05h /aemb/trunk/sim/verilog/edk32.v
49 Added random seed for simulation. sybreon 6215d 09h /aemb/trunk/sim/verilog/edk32.v
43 Added interrupt simulation.
Changed "human readable" simulation output.
sybreon 6218d 00h /aemb/trunk/sim/verilog/edk32.v
41 New EDK 3.2 compatible design with optional barrel-shifter and multiplier.
Fixed various minor data hazard bugs.
Code compatible with -O0/1/2/3/s generated code.
sybreon 6218d 16h /aemb/trunk/sim/verilog/edk32.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.