OpenCores
URL https://opencores.org/ocsvn/aes_highthroughput_lowarea/aes_highthroughput_lowarea/trunk

Subversion Repositories aes_highthroughput_lowarea

[/] [aes_highthroughput_lowarea/] [trunk/] [verilog/] [rtl/] [aes.v] - Rev 8

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
8 Added core specification document, core top example module and FPGA synthesis project files. motilito 4621d 19h /aes_highthroughput_lowarea/trunk/verilog/rtl/aes.v
7 Added AES KAT test bench and simulation batch files for Icarus Verilog.
Note that reset polarity was changed to rising edge (posedge).
motilito 5076d 17h /aes_highthroughput_lowarea/trunk/verilog/rtl/aes.v
5 Updating sub-directory structure motilito 5076d 21h /aes_highthroughput_lowarea/trunk/verilog/rtl/aes.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.