OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] [can/] [trunk/] [bench/] [verilog/] [can_testbench_defines.v] - Rev 161

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
161 New directory structure. root 5697d 18h /can/trunk/bench/verilog/can_testbench_defines.v
160 New tests for testing the bus-off. igorm 6747d 00h /can/trunk/bench/verilog/can_testbench_defines.v
127 Fixing the core to be Bosch VHDL Reference compatible. mohor 7684d 17h /can/trunk/bench/verilog/can_testbench_defines.v
37 Define CAN_CLOCK_DIVIDER_MODE not used any more. Deleted. mohor 7909d 13h /can/trunk/bench/verilog/can_testbench_defines.v
28 Bosch license warning added. Error counters finished. Overload frames
still need to be fixed.
mohor 7918d 11h /can/trunk/bench/verilog/can_testbench_defines.v
16 rx_fifo is now working. mohor 7944d 01h /can/trunk/bench/verilog/can_testbench_defines.v
13 Temporary files (backup). mohor 7948d 23h /can/trunk/bench/verilog/can_testbench_defines.v
11 Acceptance filter added. mohor 7950d 11h /can/trunk/bench/verilog/can_testbench_defines.v
10 Backup version. mohor 7961d 09h /can/trunk/bench/verilog/can_testbench_defines.v
9 Header changed, testbench improved to send a frame (crc still missing). mohor 7962d 13h /can/trunk/bench/verilog/can_testbench_defines.v
8 Testbench define file added. Clock divider register added. mohor 7962d 22h /can/trunk/bench/verilog/can_testbench_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.