OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [asyst_2/] [rtl/] [verilog/] [dbg_wb_defines.v] - Rev 158

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
158 root 5614d 10h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
153 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7411d 16h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
141 data_cnt_lim length changed to reduce number of warnings. igorm 7419d 15h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
139 New release of the debug interface (3rd. release). igorm 7422d 09h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
138 Temp version before changing dbg interface. igorm 7428d 13h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
99 cpu registers added. mohor 7494d 15h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
90 tmp version. mohor 7502d 12h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
88 temp3 version. mohor 7504d 13h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v
82 New directory structure. New version of the debug interface. mohor 7518d 15h /dbg_interface/tags/asyst_2/rtl/verilog/dbg_wb_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.