OpenCores
URL https://opencores.org/ocsvn/ethmac10g/ethmac10g/trunk

Subversion Repositories ethmac10g

[/] [ethmac10g/] [trunk/] [rtl/] [verilog/] [rx_engine/] [rxDataPath.v] - Rev 72

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
72 New directory structure. root 5631d 12h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
71 Replay xilinx fifo with private fifo fisher5090 5965d 09h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
69 no message fisher5090 6629d 03h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
64 no message fisher5090 6632d 15h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
63 remove pad function added, using xilinx vp20 -6 as target FPGA, passes post place and route simulation fisher5090 6632d 15h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
57 both inband fcs and no inband fcs are OK fisher5090 6633d 05h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
52 modified the rx_good_frame and rx_bad_frame timing sequence fisher5090 6634d 02h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v
39 first version fisher5090 6645d 04h /ethmac10g/trunk/rtl/verilog/rx_engine/rxDataPath.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.