OpenCores
URL https://opencores.org/ocsvn/neorv32/neorv32/trunk

Subversion Repositories neorv32

[/] [neorv32/] [trunk/] [sim/] [neorv32_tb.vhd] - Rev 16

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
16 minor edits; buck fixes in PMP
see changelog in NEORV32.pdf for more information
zero_gravity 1584d 13h /neorv32/trunk/sim/neorv32_tb.vhd
15 updated to HW version 1.3.5.0
see changelog in NEORV32.pdf for more information
zero_gravity 1585d 12h /neorv32/trunk/sim/neorv32_tb.vhd
14 update to HW version 1.3.0.0
see changelog in NEORV32.pdf for more information
zero_gravity 1589d 17h /neorv32/trunk/sim/neorv32_tb.vhd
12 Processor version 1.2.0.5 - see changelog in NEORV32.pdf zero_gravity 1594d 16h /neorv32/trunk/sim/neorv32_tb.vhd
11 new hardware version, see changelog in NEORV32.pdf zero_gravity 1604d 11h /neorv32/trunk/sim/neorv32_tb.vhd
8 added missing FENCE instruction; added optional Zifencei CPU extension zero_gravity 1608d 09h /neorv32/trunk/sim/neorv32_tb.vhd
6 new processor version: 1.0.0.0 -> increased performance; debugged errors; processor now passes risc-v compliance tests; see changelog for more information zero_gravity 1609d 08h /neorv32/trunk/sim/neorv32_tb.vhd
3 general updates, see changelog in NEORV32.pdf for more information zero_gravity 1619d 11h /neorv32/trunk/sim/neorv32_tb.vhd
2 - initial commit zero_gravity 1620d 12h /neorv32/trunk/sim/neorv32_tb.vhd

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.