OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [OBSOLETE/] [altera_de1_board/] [synthesis/] [altera/] [openMSP430_fpga_top.v] - Rev 224

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
221 Move old Altera-DE1 project to the OBSOLETE directory.
Create new Altera-DE0-Nano-SoC project, also containing a small demo of the openGFX430 graphic controller.
olivier.girard 2967d 15h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
184 Fixed some project settings for newer Quartus version (12.1) olivier.girard 4195d 17h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
155 Update FPGA projects with the latest openMSP430 verilog code. olivier.girard 4369d 15h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
136 Update all FPGA projects with the latest core version. olivier.girard 4576d 15h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4883d 16h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
71 Update the FPGA example projects with the newer openMSP430 core including the hardware multiplier. olivier.girard 5322d 16h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
40 Minor updates. olivier.girard 5390d 15h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v
29 Add Altera Cyclone II FPGA project example. olivier.girard 5392d 16h /openmsp430/trunk/fpga/OBSOLETE/altera_de1_board/synthesis/altera/openMSP430_fpga_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.