OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [synthesis/] [xilinx/] [scripts/] [openMSP430_fpga.prj] - Rev 191

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
155 Update FPGA projects with the latest openMSP430 verilog code. olivier.girard 4415d 14h /openmsp430/trunk/fpga/xilinx_diligent_s3board/synthesis/xilinx/scripts/openMSP430_fpga.prj
153 Update XFLOW scripts to bring more automation.
Several bitstreams are now checked in for direct use.
olivier.girard 4470d 13h /openmsp430/trunk/fpga/xilinx_diligent_s3board/synthesis/xilinx/scripts/openMSP430_fpga.prj
136 Update all FPGA projects with the latest core version. olivier.girard 4622d 15h /openMSP430_fpga.prj
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4929d 15h /openMSP430_fpga.prj
71 Update the FPGA example projects with the newer openMSP430 core including the hardware multiplier. olivier.girard 5368d 16h /openMSP430_fpga.prj
37 olivier.girard 5436d 15h /openMSP430_fpga.prj
28 renamed "diligent_s3board" directory to "xilinx_diligent_s3board" olivier.girard 5446d 23h /openMSP430_fpga.prj
26 Xilinx implementation example:
- update the project directory structure.
- make a local copy of the openMSP430 core to make the project self contained.
olivier.girard 5446d 23h /openMSP430_fpga.prj
23 Renamed the "openMSP430.inc" file to "openMSP430_defines.v" & added the "timescale.v" file.
In order to follow the same structure as other OpenCores projects, the timescale and the defines are now included from within the Verilog files (using the `include construct).
olivier.girard 5557d 19h /openMSP430_fpga.prj
16 Updated header with SVN info olivier.girard 5583d 15h /openMSP430_fpga.prj
2 Upload complete openMSP430 project to the SVN repository olivier.girard 5618d 14h /openMSP430_fpga.prj

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.