OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc1/] [peripheral/] [generic.c] - Rev 395

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
347 Tagging the 0.5.0rc1 candidate release of Or1ksim. jeremybennett 5063d 16h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/peripheral/generic.c
224 Add new library functions and modify existing ones. Change the parameter type enumarations to upper case. New (simplified and corrected) config file parsing. No include files or default sim.cfg. jeremybennett 5102d 18h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/peripheral/generic.c
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5168d 12h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/peripheral/generic.c
93 Additional library tests. Key difference is change to Or1ksim library interface for upcalls to bring closer in to line with SystemC TLM 2.0. jeremybennett 5195d 11h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/peripheral/generic.c
82 Major restructuring of the testbench, now named testsuite to bring it into the main package with its own configuration. Uses DejaGNU and builds using a standard top level "make check".

Incorporate Mark Jarvis's fixes for Mac OS X.
jeremybennett 5203d 10h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/peripheral/generic.c
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5533d 20h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/peripheral/generic.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.