OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc2/] [cpu/] [or1k/] [spr-defs.h] - Rev 612

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
388 Tagging the 0.5.0rc2 candidate release of Or1ksim jeremybennett 5061d 22h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h
239 or1ksim fixed SPR_VR_RESV value julius 5119d 00h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h
233 New softfloat FPU and testfloat sw for or1ksim julius 5122d 14h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5125d 19h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h
224 Add new library functions and modify existing ones. Change the parameter type enumarations to upper case. New (simplified and corrected) config file parsing. No include files or default sim.cfg. jeremybennett 5126d 02h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h
82 Major restructuring of the testbench, now named testsuite to bring it into the main package with its own configuration. Uses DejaGNU and builds using a standard top level "make check".

Incorporate Mark Jarvis's fixes for Mac OS X.
jeremybennett 5226d 19h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5557d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/cpu/or1k/spr-defs.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.