OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-7.1/] [gdb/] [or32-tdep.c] - Rev 842

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
842 Moving GDB 7.1 into the old collection. jeremybennett 4254d 21h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c
834 Move current version to stable directory. jeremybennett 4262d 19h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c
816 Restructuring to put all except the current stable version in a separate directory. jeremybennett 4262d 19h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c
252 Changes to use source and line info when DWARF debug data is available. jeremybennett 5042d 20h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c
249 Corrected handling of double args to dummy calls. Better way of determining frame_id.

* or32-tdep.c (or32_push_dummy_call): Corrected handling of double
args provided in two regs.
(or32_frame_cache): Set frame_id based on SP as it will be, even
it not yet computed.
jeremybennett 5044d 01h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c
244 Don't try to skip prologue using SAL info (fails with STABS). Fuller check of prologue. Change register names to rnn from gprnn to match assembler. Add debug option to simulator wrapper.

* or32-tdep.c (or32_register_name): Changed to rnn rather than
gprnn to mach the assembler.
(or32_is_arg_reg, or32_is_callee_saved_reg): Added.
(or32_skip_prologue): Don't use skip_prologue_using_sal. Check for
argument as well as callee saved registers in prologue.
(or32_frame_cache):Check for argument as well as callee saved
registers in prologue.

* wrapper.c: OR32_SIM_DEBUG added to control debug messages.
(sim_close, sim_load, sim_create_inferior, sim_fetch_register)
(sim_stop): Debug statement added.
(sim_read, sim_write): Debug statements now controlled by
OR32_SIM_DEBUG.
(sim_store_register, sim_resume): Debug statement added and
existing debug statements now controlled by OR32_SIM_DEBUG.
jeremybennett 5048d 22h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c
227 GDB 7.1 for OpenRISC 1000. Initial checkin. jeremybennett 5068d 13h /openrisc/trunk/gnu-old/gdb-7.1/gdb/or32-tdep.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.