OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1200/] [rtl/] [verilog/] [or1200_sprs.v] - Rev 356

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
353 OR1200 RTL and ORPSoCv2 update, fixing Verilator build capability.
* or1200/rtl/verilog/or1200_sprs.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_sprs.v: ""
* or1200/rtl/verilog/or1200_ctrl.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_ctrl.v: ""
* or1200/rtl/verilog/or1200_except.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_except.v: ""
* orpsocv2/rtl/verilog/components/wb_ram_b3/wb_ram_b3.v: Some
Verilator related Lint issues fixed.

ORPSoCv2: Removed bus arbiter snooping functions from OrpsocAccess and
updated RAM model hooks for new RAM.
* orpsocv2/bench/sysc/include/Or1200MonitorSC.h: Remove arbiter snooping
* orpsocv2/bench/sysc/src/Or1200MonitorSC.cpp: ""
* orpsocv2/bench/sysc/include/OrpsocAccess.h: Remove arbiter snooping,
change include and classes for new RAM model.
* orpsocv2/bench/sysc/src/OrpsocAccess.cpp: ""

or_debug_proxy - fixing sleep and Windows make issues:
* or_debug_proxy/src/gdb.c: Removed all sleep - still to be fixed properly
* or_debug_proxy/Makefile: Remove VPI file when building on Cygwin (deprecated)

ORPmon play around, various changes to low level files.
julius 5200d 17h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
258 Big OR1200 update - FPU, data cache write-back added, spec updated, ODT format doc now main one, default config set to both caches 8K, all integer arithmetic, FPU off julius 5209d 09h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
187 Or1200 sprs FPU update julius 5259d 14h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
186 OR1200 RTL FPU fix - RF writeback signal working properly again julius 5259d 17h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
185 Adding single precision FPU to or1200, initial checkin, not fully tested yet julius 5259d 17h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
151 OR1200 rel3 (added some files that were not checked-in earlier) marcus.erlandsson 5268d 13h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
142 added OpenRISC version rel3 marcus.erlandsson 5270d 21h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v
10 or1200 added from or1k subversion repository unneback 5672d 01h /openrisc/trunk/or1200/rtl/verilog/or1200_sprs.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.