OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [or1ksim/] [cpu/] [or1k/] [sprs.c] - Rev 545

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
508 Updates for Or1ksim 0.5.0rc3. jeremybennett 4968d 11h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
436 Or1ksim ethernet TAP updates. Ethernet test still failing. julius 5096d 22h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
432 Updates to handle interrupts correctly. jeremybennett 5101d 07h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
430 or1ksim - clarifying interrupt behavior in code and documentation. julius 5104d 04h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5219d 04h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5291d 07h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5650d 14h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.