OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [or1ksim/] [cpu/] [or32/] [or32.c] - Rev 115

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
115 Added support for l.fl1 and tests for l.ff1 and l.fl1 jeremybennett 5281d 04h /openrisc/trunk/or1ksim/cpu/or32/or32.c
114 l.addic added. Tests of l.add, l.addc, l.addi and l.addic completed. All set overflow correctly, triggering a range exception if the OVE bit is set in the SR. jeremybennett 5281d 05h /openrisc/trunk/or1ksim/cpu/or32/or32.c
104 Candidate release 0.4.0rc4 jeremybennett 5288d 12h /openrisc/trunk/or1ksim/cpu/or32/or32.c
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5662d 13h /openrisc/trunk/or1ksim/cpu/or32/or32.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.