Rev |
Log message |
Author |
Age |
Path |
625 |
Fixed configuration to work with GCC 4.6, added -Werror to avoid GCC 4.6 warning as a temporary fix. Added pic.cfg to EXTRA_DIST. Made tests build with SILENT_RULES if available. |
jeremybennett |
4844d 10h |
/openrisc/trunk/or1ksim/doc/version.texi |
561 |
or1ksim - timer module, spr-defs.h re-bugfix |
julius |
4908d 09h |
/openrisc/trunk/or1ksim/doc/version.texi |
556 |
or1ksim - added performance counters unit and test for it. |
julius |
4914d 02h |
/openrisc/trunk/or1ksim/doc/version.texi |
552 |
or1ksim - cpu/ cleanup - remove dynamic execution model WIP, and dlx, or16 targets |
julius |
4915d 11h |
/openrisc/trunk/or1ksim/doc/version.texi |
538 |
or1ksim updates. spr-def.h updates, Cygwin compile error fixes. |
julius |
4942d 07h |
/openrisc/trunk/or1ksim/doc/version.texi |
510 |
Updates for release 0.5.1rc1. |
jeremybennett |
4973d 11h |
/openrisc/trunk/or1ksim/doc/version.texi |
494 |
Change to ensure handles ctrl-C correctly with empty line. |
jeremybennett |
5016d 04h |
/openrisc/trunk/or1ksim/doc/version.texi |
460 |
Merged in changes from Jeremy to Ethernet, updated documentation of tests, added l.nop 8 and l.nop 9 opcodes to turn tracing on and off. Updated documentation to cover l.nop opcodes. |
jeremybennett |
5066d 12h |
/openrisc/trunk/or1ksim/doc/version.texi |
451 |
More tidying up. |
jeremybennett |
5087d 02h |
/openrisc/trunk/or1ksim/doc/version.texi |
450 |
Simplified (and hopefully more reliable) Ethernet MAC/PHY. |
jeremybennett |
5087d 06h |
/openrisc/trunk/or1ksim/doc/version.texi |
442 |
OR1Ksim - adding trace controlability by SIGUSR1 signal. |
julius |
5093d 01h |
/openrisc/trunk/or1ksim/doc/version.texi |
440 |
Updated documentation to describe new Ethernet usage. |
jeremybennett |
5094d 02h |
/openrisc/trunk/or1ksim/doc/version.texi |
434 |
Work in progress with new Ethernet TUN/TAP interface. |
jeremybennett |
5106d 03h |
/openrisc/trunk/or1ksim/doc/version.texi |
432 |
Updates to handle interrupts correctly. |
jeremybennett |
5107d 06h |
/openrisc/trunk/or1ksim/doc/version.texi |
430 |
or1ksim - clarifying interrupt behavior in code and documentation. |
julius |
5110d 03h |
/openrisc/trunk/or1ksim/doc/version.texi |
428 |
or1ksim - adding preliminary PHY emulation to ethernet peripheral. |
julius |
5113d 02h |
/openrisc/trunk/or1ksim/doc/version.texi |
420 |
New feature to trace instructions (option --trace). Manual updated to match. |
jeremybennett |
5121d 07h |
/openrisc/trunk/or1ksim/doc/version.texi |
418 |
Or1ksim - adding new option when configuring memories, "exitnops" |
julius |
5121d 10h |
/openrisc/trunk/or1ksim/doc/version.texi |
385 |
Updates for Or1ksim 0.5.0rc2.
* configure: Regenerated.
* configure.ac: Minor tidy ups. Version changed to 0.5.0rc2.
* debug/rsp-server.c (rsp_query): Simplified handling of
"qTStatus" to indicate we just do not support tracing.
* doc/or1ksim.texi <Configuring the Build>: No longer mandatory to
specify the target.
<Memory Configuration>: Warns about issues with memory controller.
<Memory Controller Configuration>: Warns about issues with memory
controller and advises not to use it.
<Standalone Simulator>: Details for options with arguments updated.
* NEWS: Updated for 0.5.0rc2.
* peripheral/mc.c (mc_poc): Use constant MC_POC_VALID
(mc_index): Ensure value is valid.
* peripheral/mc-defines.h <MC_CE_VALID>: Defined.
* testsuite/test-code-or1k/configure: Regenerated.
* testsuite/test-code-or1k/configure.ac: Handle the case where
target_cpu is not set. Version changed to 0.5.0rc2.
* testsuite/test-code-or1k/support/spr-defs.h <SPR_VR_RES>:
Definition corrected. |
jeremybennett |
5161d 07h |
/openrisc/trunk/or1ksim/doc/version.texi |
346 |
Changes to support Or1ksim 0.5.0rc1
Top level changes:
* config.h.in: Regenerated.
* debug.cfg, rsp.cfg: Deleted.
* doc/or1ksim.texi: Updated for new options and library interface.
* doc/or1ksim.info, doc/version.texi: Regenerated.
* Makefile.am: Added sim.cfg to EXTRA_DIST.
* NEWS: Updated for 0.5.0rc1.
* or1ksim.h <enum or1ksim_rc>: OR1KSIM_RC_OK explicitly zero.
* sim.cfg: Updated for consistency with the user guide.
* sim-config.c (init_defconfig): 50000 as default VAPI port.
(alloc_memory_block): Verbose message of amount allocated.
* configure: Regenerated.
* configure.ac: Version changed to 0.5.0rc1.
Changes in testsuite:
* libsim.tests/int-edge.exp <int-edge simple 1>: Increase time
between interrupts to 2ms.
<int-edge simple 2>: Increase time between interrupts to 2ms.
<int-edge duplicated 1>: Increase time between interrupts to 2ms.
<int-edge duplicated 2>: Increase time between interrupts to 2ms.
Changes in testsuite/test-code-or1k:
* mc-common/except-mc.S: Remove leading underscores from global
symbols.
* except/except.S: Remove leading underscores from global symbols.
* cache/cache-asm.S: Remove leading underscores from global symbols.
* cache/cache.c (jump_and_link): Remove leading underscore from
label.
(jump): Remove leading underscore from label.
(all): Remove leading underscore from global symbol references.
* testfloat/systfloat.S: Remove leading underscores from global
symbols.
* mmu/mmu.c (jump): Remove leading underscore from label.
* mmu/mmu-asm.S: Remove leading underscores from global symbols.
* except-test/except-test.c: Remove leading underscores from
global symbols.
* except-test/except-test-s.S: Remove leading underscores from
global symbols.
* uos/except-or32.S: Remove leading underscores from global
symbols.
* configure: Regenerated.
* configure.ac: Version changed to 0.5.0rc1. |
jeremybennett |
5186d 10h |
/openrisc/trunk/or1ksim/doc/version.texi |