OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] [MemoryLoad.cpp] - Rev 702

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 5063d 22h /openrisc/trunk/orpsocv2/bench/sysc/src/MemoryLoad.cpp
66 Fixed the simulator-assisted printf l.nop in cycle accurate, and supporting software. julius 5408d 18h /openrisc/trunk/orpsocv2/bench/sysc/src/MemoryLoad.cpp
63 Finally adding RSP server to cycle accurate model, based on work by Jeremey Bennett but slightly modified for the debug unit we use. Adding binary logging file mode to cycle accurate model which allows smaller and quicker execution logging, along with binary log reader in sw/utils. Adding cycle accurate wishbone bus transaction log generation. still some bugs in CA model for some reason where it skips cycles when logging either execution or bus transactions. Changing or1200 du allowing hardware watchpoints on data load and stores. julius 5425d 16h /openrisc/trunk/orpsocv2/bench/sysc/src/MemoryLoad.cpp
51 ORPSoCv2 updates: cycle accurate profiling, ELF loading julius 5526d 15h /openrisc/trunk/orpsocv2/bench/sysc/src/MemoryLoad.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.