OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] [OrpsocAccess.cpp] - Rev 249

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
66 Fixed the simulator-assisted printf l.nop in cycle accurate, and supporting software. julius 5451d 11h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocAccess.cpp
63 Finally adding RSP server to cycle accurate model, based on work by Jeremey Bennett but slightly modified for the debug unit we use. Adding binary logging file mode to cycle accurate model which allows smaller and quicker execution logging, along with binary log reader in sw/utils. Adding cycle accurate wishbone bus transaction log generation. still some bugs in CA model for some reason where it skips cycles when logging either execution or bus transactions. Changing or1200 du allowing hardware watchpoints on data load and stores. julius 5468d 09h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocAccess.cpp
51 ORPSoCv2 updates: cycle accurate profiling, ELF loading julius 5569d 08h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocAccess.cpp
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5588d 01h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocAccess.cpp
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5639d 12h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocAccess.cpp
6 Checking in ORPSoCv2 julius 5702d 00h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocAccess.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.