OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] [OrpsocMain.cpp] - Rev 105

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
70 ORPSoC cycle accurate trace generation now compatible with latest version of Verilator \(3.800\) - This will break VCD generation on systems which earlier verilator versions\! julius 5370d 11h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
64 Trying to fix the system c model jtagsc.h checkout problem, also removed dependency generation in the system c modules makefile. julius 5400d 06h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
63 Finally adding RSP server to cycle accurate model, based on work by Jeremey Bennett but slightly modified for the debug unit we use. Adding binary logging file mode to cycle accurate model which allows smaller and quicker execution logging, along with binary log reader in sw/utils. Adding cycle accurate wishbone bus transaction log generation. still some bugs in CA model for some reason where it skips cycles when logging either execution or bus transactions. Changing or1200 du allowing hardware watchpoints on data load and stores. julius 5410d 03h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
52 ORPSoC update - ability to dump part or all of SRAM contents at the end of simulation julius 5496d 23h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
51 ORPSoCv2 updates: cycle accurate profiling, ELF loading julius 5511d 01h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5529d 19h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5581d 06h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp
6 Checking in ORPSoCv2 julius 5643d 18h /openrisc/trunk/orpsocv2/bench/sysc/src/OrpsocMain.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.