OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] [TraceSC.cpp] - Rev 703

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 5063d 20h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5545d 06h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5596d 17h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5636d 11h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
6 Checking in ORPSoCv2 julius 5659d 05h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.