OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] [TraceSC.cpp] - Rev 462

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 4936d 12h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5417d 23h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5469d 09h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5509d 03h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp
6 Checking in ORPSoCv2 julius 5531d 22h /openrisc/trunk/orpsocv2/bench/sysc/src/TraceSC.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.