OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] [UartSC.cpp] - Rev 500

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
500 ORPSoC's System C UART model can now accept input from stdin during simulation to drive consoles etc

ML501 simulation makefile update to allow custom ELFs to be specified
julius 5008d 14h /openrisc/trunk/orpsocv2/bench/sysc/src/UartSC.cpp
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 5070d 22h /openrisc/trunk/orpsocv2/bench/sysc/src/UartSC.cpp
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5643d 13h /openrisc/trunk/orpsocv2/bench/sysc/src/UartSC.cpp
6 Checking in ORPSoCv2 julius 5666d 08h /openrisc/trunk/orpsocv2/bench/sysc/src/UartSC.cpp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.