OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog/] [mt48lc16m16a2.v] - Rev 862

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
495 ORPSoC adding more accessor functions to Micron SDRAM model. julius 5010d 10h /openrisc/trunk/orpsocv2/bench/verilog/mt48lc16m16a2.v
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 5136d 03h /openrisc/trunk/orpsocv2/bench/verilog/mt48lc16m16a2.v
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5602d 12h /openrisc/trunk/orpsocv2/bench/verilog/mt48lc16m16a2.v
6 Checking in ORPSoCv2 julius 5665d 01h /openrisc/trunk/orpsocv2/bench/verilog/mt48lc16m16a2.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.