OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog/] [orpsoc_testbench.v] - Rev 321

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5420d 12h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5471d 22h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5515d 23h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
6 Checking in ORPSoCv2 julius 5534d 11h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.