OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog/] [orpsoc_testbench.v] - Rev 862

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 5121d 22h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
397 ORPSoCv2:

doc/ path added, with Texinfo documentation. Still a work in progress.

VPI files updated.

OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.

Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build.
julius 5124d 04h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5174d 00h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
354 Fixed ORPSoCv2 Dhrystone test, rewrote timer interrut

* sw/support/crt0.S: Tick timer interrupt to increment variable
now in place instead of calling customisable
interrupt vector handler

Changed all system frequencies in design to 50MHz.
julius 5176d 00h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5536d 21h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5588d 08h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5632d 09h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v
6 Checking in ORPSoCv2 julius 5650d 20h /openrisc/trunk/orpsocv2/bench/verilog/orpsoc_testbench.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.