OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [ethmac/] [eth_fifo.v] - Rev 504

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
502 ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default
julius 5006d 05h /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_fifo.v
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 5041d 14h /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_fifo.v
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 5101d 08h /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_fifo.v
409 ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation.
julius 5134d 10h /openrisc/trunk/orpsocv2/rtl/verilog/ethmac/eth_fifo.v
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 5136d 04h /openrisc/trunk/orpsocv2/rtl/verilog/eth/eth_fifo.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5188d 06h /openrisc/trunk/orpsocv2/rtl/verilog/eth/eth_fifo.v
6 Checking in ORPSoCv2 julius 5665d 02h /openrisc/trunk/orpsocv2/rtl/verilog/components/ethernet/eth_fifo.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.