OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [include/] [dbg_cpu_defines.v] - Rev 784

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
363 ORPSoC's RTL code fixed to pass linting by Verilator.

ORPSoC's debug interface disabled for now in both RTL and System C top level.

Profiled building of cycle-accurate model now done correctly.
julius 5190d 10h /openrisc/trunk/orpsocv2/rtl/verilog/include/dbg_cpu_defines.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5192d 00h /openrisc/trunk/orpsocv2/rtl/verilog/include/dbg_cpu_defines.v
6 Checking in ORPSoCv2 julius 5668d 20h /dbg_cpu_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.