OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_ic_fsm.v] - Rev 862

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
849 or1200: Fix for cache bug related to first_{hit|miss}_ack

Under certain circumstances, when first_hit_ack and
first_miss_ack is asserted at the same time, cache data
would wrongly be overwritten with bus data.

Patch by: Matthew Hicks <firefalcon@gmail.com>
stekern 4446d 22h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 5095d 20h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 5163d 10h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 5167d 00h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5222d 08h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
358 OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.

Updated OR1200 in ORPSoCv2 and OR1200 project.
julius 5222d 16h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_ic_fsm.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5225d 12h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_ic_fsm.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.