OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_ic_top.v] - Rev 867

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
426 ORPSoC update

Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.

ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued...
julius 5155d 05h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_top.v
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 5163d 15h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_top.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5222d 12h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_top.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5225d 16h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_ic_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.