OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_immu_top.v] - Rev 447

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 5109d 07h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_immu_top.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5168d 04h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_immu_top.v
358 OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.

Updated OR1200 in ORPSoCv2 and OR1200 project.
julius 5168d 13h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_immu_top.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5171d 08h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_immu_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.