OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_top.v] - Rev 746

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
679 Allow setting the boot address as an external
parameter. If no parameter is used, the value
from OR1200_BOOT_ADR will be used

Signed-off-by: Olof Kindgren <olof@opencores.org>
Acked-by: Julius Baxter <juliusbaxter@gmail.com>
olof 4645d 03h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_top.v
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 5055d 15h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_top.v
363 ORPSoC's RTL code fixed to pass linting by Verilator.

ORPSoC's debug interface disabled for now in both RTL and System C top level.

Profiled building of cycle-accurate model now done correctly.
julius 5180d 13h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_top.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5182d 03h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_top.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5185d 07h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.