OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_tt.v] - Rev 803

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
411 Improved ethmac testbench and software.

Renamed some OR1200 library functions to be more generic.

Fixed bug with versatile_mem_ctrl for Actel board.

Added ability to simulate gatelevel modules alongside RTL modules
in board build.
julius 5133d 17h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_tt.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5188d 13h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_tt.v
358 OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.

Updated OR1200 in ORPSoCv2 and OR1200 project.
julius 5188d 22h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_tt.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5191d 17h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_tt.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.