OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [ram_wb/] [ram_wb.v] - Rev 866

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 5082d 10h /openrisc/trunk/orpsocv2/rtl/verilog/ram_wb/ram_wb.v
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 5114d 00h /openrisc/trunk/orpsocv2/rtl/verilog/ram_wb/ram_wb.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5169d 08h /openrisc/trunk/orpsocv2/rtl/verilog/ram_wb/ram_wb.v
6 Checking in ORPSoCv2 julius 5646d 04h /openrisc/trunk/orpsocv2/rtl/verilog/components/ram_wb/ram_wb.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.