OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [tests/] [ethmac/] [sim/] [Makefile] - Rev 442

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
409 ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation.
julius 5128d 22h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/Makefile
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 5130d 16h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/Makefile
395 ORPSoCv2 moving ethernet tests to correct place julius 5135d 20h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/Makefile
349 ORPSoCv2 update with new software and makefile update julius 5185d 21h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/Makefile
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5597d 01h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/Makefile

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.