OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [tests/] [or1200/] [sim/] [or1200-except.S] - Rev 671

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
671 ORPSoC: Fix for Bug 75 - or1200-except and or1200-ticksyscall regression tests failing due to change in memory model julius 4733d 11h /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S
530 ORPSoC update

Ethernet MAC Wishbone interface fixes

Beginnings of software update.

ML501 backend script fixes for new ISE
julius 4963d 23h /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S
426 ORPSoC update

Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.

ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued...
julius 5124d 08h /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S
425 ORPSoC update:

GDB servers in VPI and System C model updated to deal with
packets gdb-7.2 sends.

Documentation updated.

Reference design tests can now be run in or1ksim (added rule
to sim/bin/Makefile). or1200-except doesn't appear to work
as illegal instruction error isn't causing jump to vector.

Updated Or1200 tests to report test success value and then
exit with value 0.
julius 5124d 09h /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 5136d 08h /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S
393 ORPSoCv2 software rearrangement in progress. Basic tests should now run again. julius 5144d 18h /openrisc/trunk/orpsocv2/sw/tests/or1200/sim/or1200-except.S
373 ORPSoCv2 software update for compatibility with OR toolchain 1.0 julius 5177d 17h /or1200-except.S
349 ORPSoCv2 update with new software and makefile update julius 5194d 19h /or1200-except.S

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.