OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [branch_qmem/] [or1200/] [rtl/] [verilog/] [or1200_freeze.v] - Rev 1772

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5755d 02h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
1210 No functional change. lampret 7678d 01h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
1171 Added embedded memory QMEM. lampret 7827d 09h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7859d 22h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 8169d 23h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8186d 03h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
788 Some of the warnings fixed. lampret 8293d 10h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8354d 00h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8367d 19h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8378d 17h /or1k/branches/branch_qmem/or1200/rtl/verilog/or1200_freeze.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.