OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [cpu/] [or1k/] [sprs.c] - Rev 1772

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5741d 18h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7230d 07h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1354 typing fixes phoenix 7231d 02h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7231d 23h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1308 Gyorgy Jeney: extensive cleanup phoenix 7436d 18h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1302 compile fix (remove const) phoenix 7454d 16h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1203 value stored in ITLB and DTLB match registers was wrong. fixed. phoenix 7688d 13h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1106 Cache invalidate bug fixed again (it was ok before). simons 8025d 01h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
1097 Cache invalidate bug fixed. simons 8031d 20h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
997 PRINTF should be used instead of printf; command redirection repaired markom 8133d 08h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
914 SR[FO] is always set to 1. lampret 8157d 08h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
886 MMU registers reserved fields protected from writing. simons 8177d 01h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
884 code cleaning - a lot of global variables moved to runtime struct markom 8177d 07h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
805 kbd, fb, vga devices now uses scheduler markom 8268d 10h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
728 tick timer works with scheduler markom 8302d 06h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
644 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8333d 03h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
624 Added logging of writes/read to/from SPR registers. ivang 8340d 01h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8348d 18h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
572 Some new bugs fixed. simons 8353d 20h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c
561 Tick timer is not connected to PIC. simons 8355d 00h /or1k/branches/stable_0_1_x/or1ksim/cpu/or1k/sprs.c

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.