OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [mmu/] [dmmu.h] - Rev 1772

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5746d 04h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7234d 16h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7236d 09h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
1308 Gyorgy Jeney: extensive cleanup phoenix 7441d 04h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
430 dpfault and ipfault exceptions implemented markom 8392d 12h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
425 immu and dmmu configurations added markom 8392d 14h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
204 Added function prototypes to stop gcc from complaining erez 8474d 13h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
62 OR1K DMMU model. lampret 8818d 19h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h
6 Just a regular update with exception of cache simulation. MMU simulation still under development. lampret 9041d 05h /or1k/branches/stable_0_1_x/or1ksim/mmu/dmmu.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.