OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [peripheral/] [atahost.c] - Rev 1772

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5741d 17h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7230d 05h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7231d 22h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
1308 Gyorgy Jeney: extensive cleanup phoenix 7436d 16h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
1019 fixed some bugs detected by Bender hardware rherveille 8125d 20h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
997 PRINTF should be used instead of printf; command redirection repaired markom 8133d 07h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
970 Testbench is now running on ORP architecture platform. simons 8140d 18h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
919 stable release rherveille 8155d 21h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c
876 Beta release of ATA simulation rherveille 8184d 17h /or1k/branches/stable_0_1_x/or1ksim/peripheral/atahost.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.